RTL/FPGA Design Engineer (Ottawa)

RTL/FPGA Design Engineer (Ottawa)

19 Apr
|
LanceSoft
|
Ottawa

19 Apr

LanceSoft

Ottawa

RTL/FPGA Design Engineer

Project Duration: 12 Months + chances of further extension.

Base pay range

CA$110.00/hr - CA$135.00/hr

Job Description

Digital ASIC/FPGA Designer with at least 15 years of experience and a bachelor’s degree in engineering or computer science.

Experience in front-end ASIC design EDA flows including: Synopsys Design/Fusion Compiler, Synopsys VCS simulation; MBIST, DFT; CDC Lint tools.

Excellent RTL ASIC/FPGA design skills in Verilog and System Verilog.

Knowledge of networking standards and wired communications protocols (such as Ethernet).

Experience with scripting languages such as Python, Perl and TCL.

Experience with Vivado Design Suite.

Top Must Have Skills

- ASIC RTL Design
- Clock Domain Crossing (CDC) Analysis
- RTL Synthesis
- Experience with scripting languages (Python, Perl, TCL)
- Experience with Vivado Design Suite

Seniority Level

Mid-Senior level

Employment Type

Contract

Job Function

Semiconductor Manufacturing

Referrals increase your chances of interviewing at LanceSoft, Inc. by 2x.

#J-18808-Ljbffr

📌 RTL/FPGA Design Engineer (Ottawa)
🏢 LanceSoft
📍 Ottawa

Reply to this offer

Impress this employer describing Your skills and abilities, fill out the form below and leave Your personal touch in the presentation letter.

Subscribe to this job alert:
Enter Your E-mail address to receive the latest job offers for: rtl/fpga design engineer (ottawa) / ottawa
Subscribe to this job alert:
Enter Your E-mail address to receive the latest job offers for: rtl/fpga design engineer (ottawa) / ottawa